. . . "With this feature, there is a 0 cycle stall for waiting for data internal to the microengines 22 a-22 f. [0042] The data buses, e.g., ASB bus 32, SRAM bus 34 and SDRAM bus 38 coupling these shared resources, e.g., memory controllers 26 a and 26 b are of sufficient bandwidth such that there are no internal bottlenecks." .