| http://www.w3.org/ns/prov#value | - FIG. 2a is a schematic diagram of a presently-preferred embodiment of the interconnect architecture of the present invention showing horizontal and vertical wire segments, reconfigurable EEPROM or EPROM devices as interconnect elements between those segments, and control and programming lines for those elements.
|